新型晶体管同或异或门电压控制环振荡器设计外文+文献翻译 精品.docx
- 文档编号:29339827
- 上传时间:2023-07-22
- 格式:DOCX
- 页数:11
- 大小:99.96KB
新型晶体管同或异或门电压控制环振荡器设计外文+文献翻译 精品.docx
《新型晶体管同或异或门电压控制环振荡器设计外文+文献翻译 精品.docx》由会员分享,可在线阅读,更多相关《新型晶体管同或异或门电压控制环振荡器设计外文+文献翻译 精品.docx(11页珍藏版)》请在冰豆网上搜索。
新型晶体管同或异或门电压控制环振荡器设计外文+文献翻译精品
机械与电气工程学院
毕业设计(论文)外文翻译
所在学院:
机电学院
班级:
姓名:
学号:
指导教师:
合作导师:
2013年10月31日
VoltageControlledRingOscillatorDesignwithNovel3TransistorsXNOR/XORGates
ManojKumar1,SandeepKumarArya1,SujataPandey2
1DepartmentofElectronics&CommunicationEngineeringGuruJambheshwar,UniversityofScience&Technology,Hisar,India
2DepartmentofElectronics&CommunicationEngineering,AmityUniversity,Noida,India
E-mail:
manojtaleja@gjust.org
ReceivedApril14,2011;revisedMay6,2011;acceptedMay13,2011
Abstract
Inpresentwork,improveddesignsforvoltagecontrolledringoscillators(VCO)usingthreetransistorsXNOR/XORgateshavebeenpresented.Supplyvoltagehasbeenvariedfrom[1.8-1.2]Vinproposedde-signs.Infirstmethod,theVCOdesignusingthreeXNORdelaycellsshowsfrequencyvariationof[1.900-0.964]GHzwith[279.429-16.515]μWpowerconsumptionvariation.VCOdesignedwithfiveXNORde-laycellsshowsfrequencyvariationof[1.152-0.575]GHzwithvaryingpowerconsumptionof[465.715-27.526]μW.InthesecondmethodVCOhavingthreeXORstagesshowsfrequencyvariation[1.9176-1.029]GHzwithpowerconsumptionvariationfrom[296.393-19.051]μW.AfivestageXORbasedVCOdesignshowsfrequencyvariation[1.049-0.565]GHzwithpowerconsumptionvariationfrom[493.989-31.753]μW.SimulationshavebeenperformedbyusingSPICEbasedonTSMC0.18μmCMOStechnology.Powercon-sumptionandoutputfrequencyrangeofproposedVCOshavebeencomparedwithearlierreportedcircuitsandproposedcircuit’sshowsimprovedperformance.
Keywords:
CMOS,DelayCell,LowPower,VCO,XORandXNORGates
1.Introduction
ThePhaselockedloops(PLL)arewidelyusedcircuitcomponentindatatransmissionsystemsandhaveexten-siveapplicationsindatamodulation,demodulationandmobilecommunication.Voltagecontroloscillators(VCO)arethecriticalandnecessarybuildingblocksofthesePLLsystems.TwowidelyusedVCOstypesareLCtankbasedandCMOSringcircuits.CombinationofinductorandcapacitorconsumeslargelayoutareainLCtankbasedoscillators[1-3].CMOSringbasedoscillatorshaveadvantagesduetoeaseofcontrollingtheoutputfrequencyandnorequirementforonchipinductors[4,5].CMOSbasedringoscillatorsareeasiertointegrateandalsogiveswidetuningrange.Duetoflexibilityofonchipintegration,CMOSbasedringoscillatorshavebe-comeessentialbuildingblocksinvariousbatteryoper-atedmobilecommunicationsystems.Risingrequirementofportabledeviceslikecellularphones,notebooks,per-sonalcommunicationdeviceshaveaggressivelyen-hancedattentionforpowersavinginthesedevices.Pow-erconsumptioninverylargescaleintegration(VLSI)systemsincludesdynamic,staticpowerandleakagepowerconsumption.Dynamicpowerconsumptionre-sultsfromswitchingofloadcapacitancebetweentwodifferentvoltagesanddependentonfrequencyofopera-tion.Staticpoweriscontributedbydirectpathshortcir-cuitscurrentsbetweensupply(Vdd)andground(Vss)anditisdependentonleakagecurrentscomponents[6,7].VCOsbeingthemajorcomponentsinPLLsystemandisresponsibleformostofthepowerconsumption.Somedrawbackofringbasedoscillatorsincludeslargepowerconsumption,phasenoiseandthelimitofhighestachievablefrequency.InmodernVCOsdesignpowerconsumptionandoutputfrequencyrangearesignificantperformancemetrics[8-13].Aringoscillatorconsistofdelaystages,withoutputoflaststagefedbacktoinputoffirststage.AVCOblockdiagramwithsingleendedN-delaystagesisshowninFigure1.
Theringmustprovideaphaseshiftof2πandunityvoltagegainforoscillationoccurrence.Eachdelaycellalsogivesaphaseshiftofπ/N,whereNisnumberofdelaystages.Theremainingπphaseshiftisprovidedbydcinversionusingtheinverterdelaycells.Forsingleendedoscillatordesigntheoddnumbersofdelaystagearerequiredfordcinversion.FrequencyofoscillationwithN-singleendeddelaystagesisgivenbyoffo=1/(2Ntd),whereNisthenumberofdelaystagesandtdisdelayofeachstage[9,14].DelaystagesarethebasicbuildingblocksinanyVCOdesignandimproveddesignofthesedelaycellswillimprovetheoverallperform-ancesofVCO.VarioustypesofdelaycellshavebeenreportedforVCOdesignincludingmultiple-feed-backloops,dual-delaypathsandsingleendeddelays.Thesedelaycellshavebeenimplementedbyvariousap-proacheslikesimpleinverterstage,latches,crosscou-pledcellsetc.[15-18].
InpresentworkmodifiedVCOscircuitswiththreetransistorXNOR/XORdelaycellshavebeenpresentedwithreducedthepowerconsumptionandwideoutputfrequencyrange.Thepaperisorganizedasfollows:
InSection2three&fivestagesXNOR/XORbasedringVCOshavebeenpresented.InSection3resultsforthethreeproposedVCOshavebeenobtainedandcompari-sonswithearlierreportedstructureshavebeenmade.Finally,inSection4conclusionshavebeendrawn.
2.SystemDescription
ThefrequencyofsingleendedringVCOisdependentonthedelayprovidedbytheeachdelaycell.Inthepro-poseddesignsnewdelaycellsbasedonthreetransistorXNOR/XORgateshavebeenused.InverteroperationhasbeenimplementedbyXNOR/XORgates.DirectpathbetweenVddandgroundhasbeeneliminatedinproposeddelaycells,duetowhichleakagepowerisreducedandthedesignsarepowerefficient.Thecircuitshavebeendesignedin0.18μmCMOStechnologywithsupplyvol-tageof1.8V.Supplyvoltage/controlvoltagehasbeenvariedfrom1.8to1.2Vforobtainingtheoutputfre-quencyatdifferentsupplyvoltages.
FirstproposeddelaycellisshowninFigure2.XNORdelaystageismadeupoftwoNMOStransistorsandonePMOStransistor.OutoftwoinputterminalofXNORgate,oneisconnectedtogroundandsignalisappliedtootherterminal.ThiscircuitsworksasinverterwithouthavingdirectpathbetweenVddandgroundwithsavinginpowerconsumption.Asmallcapacitanceof0.01pfatoutputofeachdelaycellhasbeenincluded.Thegatelengthsofallthreetransistorshavebeentakenas0.18μm.Widths(Wn)ofNMOStransistors(N1&N2)havebeentaken2.5μmand0.5μmrespectively.Width(Wp)fortransistorP1hasbeentakenas1.0μm.OutputfrequencyiscontrolledbyvaryingthesupplyvoltageofXNORdelaystage.ThreeandfivestagesringVCOshavebeendesignedusingproposedXNORdelaycellasshowninFigures3(a)and(b).
Figure4showsproposedXORdelaycell,whichcon-sistoftwoPMOStransistors(P1&P2)andoneNMOStransistor(N1).OneinputterminalofXORgateiscon-nectedtocontrolvoltage(Vc)andsignalisappliedtootherterminalsothatcircuitworksasaninverter.Thegatelengthofallthreetransistorshasbeentakenas0.18μminXNORdelaycell.Width(Wn)ofNMOStransistorN1hasbeentaken0.25μm.Width(Wp)forP1&P2transistorshasbeentakenas2.0μm.Outputfrequencyiscontrolledbyvaryingthecontrolvoltage(Vc)ofsecondinputterminalofXORdelaystage.ThreeandfivestagesringVCOshavebeendesignedusingproposedXORdelaycellasshowninFigures5(a)and(b).
Figure1.BlockdiagramofsingleendedVCO.Figure2.ProposeddelaycellbasedonXNORgate.
(a)(b)
Figure3.(a)3stages,(b)5stagesringVCObasedonXNORgatedelaycell.
Figure4.ProposeddelaycellbasedonXORgate.
Figure5.(a)3stages,(b)5stagesringVCOwithonXORgatedelaycell.
3.ResultsandDiscussions
SimulationshavebeenperformedusingSPICEbasedonTSMC0.18μmtechnologywithsupplyvoltagevaria-tionsfrom[1.8-1.2]V.Table1showstheresultsforthreeandfivestagesVCOsdesignedwithXNORdelaycells.Supply/controlvoltage(Vc)hasbeenvariedfrom[1.8-1.2]V.OutputfrequencyofthreestageVCOshowsvari-ationfrom[1.900-0.964]GHzwithpowerconsumptionvariationof[279.429-16.515]µW.InfivestagesringVCOfrequencyshowsvariationfrom[1.152-0.575]GHzwithvaryingpowerconsumption[465.715-27.526]µW.Figures6(a)and(b)showsfrequencyandpowercon-sumptionvariationforthreeandfivestagesXNORbasedringVCOs.
Figure7showsoutputwaveformforthree&fivestagesXNORVCOsatsupplyvoltageof1.8V.
Table2showsresultsforthreeandfivestagesringVCOsdesignedwithXORdelaycells.Controlvoltageatthesecondinputterminalofdelaycellshasbeenvariedfrom[1.8-1.2]V.InthreestageVCO,outputfrequencyshowsvariation[1.917-1.029]GHzwithvaryingpowerconsumptionof[296.393-19.051]µW.ForfivestageXORVCOfrequencyvariesfrom[1.049-0.565]GHzwithvaryingpowerconsumptionof[493.989-31.753]µW.Figures8(a)and(b)showsfrequencyandpowerconsumptionvariationforthreeandfivestagesXORbasedringVCOs.Figure9showsoutputwaveformforthree&fivestagesXORbasedVCOatsupplyvoltageof1.8V.
4.Conclusions
InreportedworkimprovedpowerefficientdesignsforthreeandfivestagesCMOSringVCOshavebeenpre-sented.InfirstmethodologydesignwithXNORdelaystageshavebeenpresented.ThreestagesVCOwithXNORshowsfrequencyvariation[1.900-0.964]GHzwithdevia-tioninpowerconsumptionfrom[279.429-16.515]µW.FivestagesXNORdelaybasedVCOgivesoutputfre-quencyrange[1.152-0.575]GHzwithpowerconsump-tionvariation[465.715-27.526]µW.Inthesecondme-thodologyVCOdesignedwiththreestagesXORbaseddelaycellshowsfrequencyvariation[1.917-1.029]GHzwithpowerconsumptionvariation[296.393-19.051]µW.FinallytheVCOdesignedwithfivestagesXORdelaycellsshowsfrequencyvariation[1.049-0.565]GHzwithpowerconsumptionvariation[493.989-31.753]µW.Proposeddesignshavebeencomparedwithpreviou
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- 新型晶体管同或异或门电压控制环振荡器设计外文+文献翻译 精品 新型 晶体管 电压 控制 振荡器 设计 外文 文献 翻译